Total No. of printed pages = 3

## CSE 181402

| Roll No. of candidate |  |
|-----------------------|--|
| 1011 1                |  |

## 2023

## B.Tech. 4th Semester End-Term Examination COMPUTER ORGANIZATION AND ARCHITECTURE

New Regulation (w.e.f. 2017-18) & New Syllabus (w.e.f. 2018-19)

· Time - Three hours

[Turn over

| Full Marks - 70 |                                                                          |                                                         |                             |             |                            |  |
|-----------------|--------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------|-------------|----------------------------|--|
|                 |                                                                          | Th                                                      | e figures in the margin ind | icate full  | marks for the questions.   |  |
|                 |                                                                          |                                                         | Answer Question No. 1       | and any     | four from the rest.        |  |
| 1.              | Ans                                                                      | wer t                                                   | he following questions:     |             | (10 × 1 = 10)              |  |
|                 | (i) Generally dynamic RAM is used as main memory in a computer system as |                                                         |                             |             |                            |  |
|                 |                                                                          | (a)                                                     | consumes less power         | (b)         | has higher speed           |  |
|                 |                                                                          | (c)                                                     | has lower cell density      | (d)         | needs refreshing circuitry |  |
|                 | (ii)                                                                     | In c                                                    | omputer, subtraction is ger | ierally ca  | arried out by              |  |
| 15              |                                                                          | (a)                                                     | 9's complement              | <b>(</b> b) | 10's complement            |  |
|                 |                                                                          | (c)                                                     | 1's complement              | .(d)        | 2's complement             |  |
|                 | (iii)                                                                    | (iii) The main memory is a personal computer is made of |                             |             |                            |  |
|                 | ` '                                                                      | (a)                                                     | cache memory                | <b>(b)</b>  | static RAM                 |  |
|                 |                                                                          | (c)                                                     | dynamic RAM                 | (d)         | both (a) and (b)           |  |
|                 | (iv) register keeps tracks of the instructions stored in prog            |                                                         |                             |             |                            |  |
|                 | stored in memory                                                         |                                                         |                             |             |                            |  |
|                 |                                                                          | (a)                                                     | Address Register            | (b)         | Index Register             |  |
|                 |                                                                          | (c)                                                     | Program counter             | (d)         | Accumulator                |  |

| (v)                                                   | Mici                                                                                                                                           | Micro programmed control organization uses                                      |  |  |  |  |  |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|--|--|--|
|                                                       | (a)                                                                                                                                            | Control logic, gates, FF etc                                                    |  |  |  |  |  |
|                                                       | (b)                                                                                                                                            | Made for instruction representation                                             |  |  |  |  |  |
|                                                       | (c)                                                                                                                                            | Controlled information stored in memory                                         |  |  |  |  |  |
|                                                       | (d)                                                                                                                                            | None of these                                                                   |  |  |  |  |  |
| (vi)                                                  |                                                                                                                                                | computer architecture aimed at reducing the time of execution of ructions is    |  |  |  |  |  |
|                                                       | (a)                                                                                                                                            | CISC (b) RISC                                                                   |  |  |  |  |  |
|                                                       | (c)                                                                                                                                            | ISA (d) ANNA                                                                    |  |  |  |  |  |
| (vii                                                  |                                                                                                                                                | flow of information among various units is controlled by Control Unit.          |  |  |  |  |  |
| (viii) Floating point representation is used to store |                                                                                                                                                |                                                                                 |  |  |  |  |  |
|                                                       | (a)                                                                                                                                            | Boolean values (b) Whole numbers                                                |  |  |  |  |  |
|                                                       | (c)                                                                                                                                            | Real integers (d) Integers                                                      |  |  |  |  |  |
| (ix)                                                  | The                                                                                                                                            | addressing mode used in an instruction of the form ADD BL, CL is                |  |  |  |  |  |
| į.                                                    | (a)                                                                                                                                            | Register addressing (b) Direct addressing                                       |  |  |  |  |  |
|                                                       | (c)                                                                                                                                            | Indirect addressing (d) Immediate addressing                                    |  |  |  |  |  |
| (x)                                                   | In a memory-mapped I/O system, which of the following will not be there?                                                                       |                                                                                 |  |  |  |  |  |
| ()                                                    | (a)                                                                                                                                            | LDA (b) IN                                                                      |  |  |  |  |  |
|                                                       | (c)                                                                                                                                            | ADD (d) OUT                                                                     |  |  |  |  |  |
| 1                                                     |                                                                                                                                                | nat do you mean by instruction cycle? Briefly describe its phases. (5)          |  |  |  |  |  |
| O.S                                                   | /                                                                                                                                              | Explain the general register organization of CPU with the help of a block       |  |  |  |  |  |
| / (M)                                                 |                                                                                                                                                | diagram. (10)                                                                   |  |  |  |  |  |
| (a)                                                   | Explain fixed point and floating point representation of a number Represent (0.875) decimal in IEEE754 floating point representation. (5+5=10) |                                                                                 |  |  |  |  |  |
| <b>J</b> ess                                          | Per                                                                                                                                            | rform the step by step multiplication of (3) * (7) using Booth's algorithm. (5) |  |  |  |  |  |
| (كفِل)                                                | Die                                                                                                                                            | scuss the architecture of 8086 microprocessor with proper block diagram.        |  |  |  |  |  |
| بول                                                   | / Wł                                                                                                                                           | nat is addressing modes? Name four addressing modes from 8086. (5)              |  |  |  |  |  |

- 5. (a) Explain two stages pipelining? What are the pipelining hazards? Discuss the structural hazard pipelining. (5+2+5=12)
  - (b) Explain the term locality of reference. Distinguish between temporal and spatial locality. (3)
- 6. (d) Difference between static and dynamic RAM. (5)
- Explain the difference between polling and interrupt driven I/O. (5)
  - (c) Explain the concept of DMA data transfer. (5)
- (a) What is the fundamental idea of cache management? Explain about memory hierarchy. (2+6=8)
  - (b) Given the page reference string as 701203042303231052. Calculate the number of pages faults using FIFO, LRU and optical page replacement algorithm. (7)